# Lecture 14: STM32 Serial Communication I

Seyed-Hosein Attarzadeh-Niaki

Microprocessors and Assembly

-

#### Review

- Direct Memory Access
  - Channels
  - Transfer modes
  - Registers
  - Configuration

Microprocessors and Assembly

#### **Outline**

- Serial communication concepts
  - Synchronous and asynchronous serial buses
- STM32F401 universal synchronous asynchronous receiver transmitter (USART)
  - Baud-rate generation
  - Registers
  - Programming with polling and interrupt
- Basic UART problems and solutions

Microprocessors and Assembly

3

### SERIAL COMMUNICATION CONCEPTS

Microprocessors and Assembly





## High-Level View of Serial Communication

The sender and receiver need a protocol to make sense of data

 e.g., how the data is packed, how many bits constitute a character, when the data begin and end



DTE- Data Terminal Equipment, usually a computer.

DCE- Data Communication Equipment, usually a modem.

Serial interface -ICs such as 8251A,16550, and 8250, connecting DTE and DCE.

Microprocessors and Assembly

7

# Modulation and Demodulation 1 and 0 are represented using different amplitude 1 and 0 are represented using different frequency Analog signal Digital signal Computer B Microprocessors and Assembly 8





# Asynchronous Serial Communication: Framing Data, Start and stop bits

- In asynchronous transmission there is no clock with data
- When there is no transfer the signal is high
- Transmission begins with a start (low) bit
- LSB first
- Finally 1 stop bit (high)
- Transmitter and receiver clocks must be reasonably close, since the only timing reference is the start bit



STM32F401 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART)

Microprocessors and Assembly

#### **USART Block Diagram**

- Full duplex, asynchronous communications
- Configurable oversampling method by 16 or by 8 to give flexibility between speed and clock tolerance
- Fractional baud rate generator systems
- Programmable data word length (8 or 9)
- Configurable stop bits support for 1 or 2 stop bits
- Transmitter clock output for synchronous transmission
- Single-wire half-duplex communication
- Configurable multibuffer communication using DMA (direct memory access)
- Separate enable bits for transmitter and receiver
- · Transfer detection flags
- · Parity control
- · Four error detection flags
- Ten interrupt sources with flags
- Multiprocessor communication
- Wake up from mute mode
- · Two receiver wakeup modes



Microprocessors and Assembly

1

#### **USART**

 Like other modules, USART in the STM32F4 families is capable to operate in many modes\_\_\_\_\_

| USART modes                     | USART1 | USART2 | USART3 | UART4 | UART5 | USART6 |
|---------------------------------|--------|--------|--------|-------|-------|--------|
| Asynchronous mode               | Х      | Х      | Х      | X     | Х     | X      |
| Hardware flow control           | Х      | Х      | Х      | NA    | NA    | Х      |
| Multibuffer communication (DMA) | Х      | Х      | Х      | X     | Х     | X      |
| Multiprocessor communication    | Х      | Х      | X      | X     | Х     | X      |
| Synchronous                     | Х      | Х      | X      | NA    | NA    | X      |
| Smartcard                       | Х      | Х      | Х      | NA    | NA    | X      |
| Half-duplex (single-wire mode)  | Х      | Х      | Х      | X     | X     | X      |
| IrDA                            | Х      | Х      | X      | X     | Х     | X      |
| LIN                             | Х      | Х      | X      | X     | X     | X      |

 We focus on the Asynchronous mode, which is sometimes referred as Universal asynchronous receiver/transmitter (UART).

Microprocessors and Assembly

#### **Transmitter Basics**



Data Sampling Time at Receiver

- If no data to send, keep sending 1 (stop bit) idle line
- When there is a data word to send
  - Send a 0 (start bit) to indicate the start of a word
  - Send each data bit in the word (use a shift register for the transmit buffer)
  - Send a 1 (stop bit) to indicate the end of the word

Microprocessors and Assembly

15

16



Microprocessors and Assembly

#### How the STM32F4 works

- Transmitter and receiver must agree on several things (protocol)
  - Order of data bits
    - · LSB will be transmitted first
  - Number of data bits
    - Can be configured as 8 or 9 bits
  - What a start bit is (1 or 0)
    - 0
  - What a stop bit is (1 or 0)
    - 1
    - Configurable length (0.5, 1, 1.5 or 2)
  - How long a bit lasts
    - Software programmable phase and polarity
- Many of them are configurable as well

Microprocessors and Assembly

17

#### Input Data Oversampling



- When receiving, UART oversamples incoming data line
  - Extra samples allow voting, improving noise immunity
  - Better synchronization to incoming data, improving noise immunity
- FTM32F4 provides configurable oversampling rate of either 8 or 16 times the baud rate clock
- Two voting method: Single sample in the center or majority vote of the three samples in the center

Microprocessors and Assembly

#### Fractional Baud Rate Generation



- Both Rx and Tx are set to the same baud rate as programmed in the Mantissa and Fraction values of USARTDIV
- · In standard USART (SPI mode included)
  - Baud rate =  $\frac{f_{ck}}{8 \times (2 OVER8) \times USARTDIV}$
  - USARTDIV = DIV\_Mantissa + DIV\_FRACTION/(8 × (2-OVER8))
    - OVER8=0 -> fractional part coded on 4 bits and programmed by DIV\_fraction[3:0]
    - OVER8=1 -> fractional part coded on 3 bits and programmed by DIV\_fraction[2:0]
- Example: derive USARTDIV value from USART\_BRR (OVER8=0)
  - DIV Mantissa=0d27, DIV Fraction=0d12 (USART BRR=0x1BC)
  - Mantissa=0d27, Fraction=12/16=0d0.75 (left shift by 4 bits)
  - Therefore the USARTDIV=0d27.75
- Check Sec. 19.3.4 of the reference manual for more examples

Microprocessors and Assembly

20

#### Using the UART

#### **Transmitter**

- · Configure the GPIO
  - AF mode, fast speed
- Enable the USART (Set UE in CR1)
- · Define word length (M bit in CR1)
- Program the stop bits (CR2)
- Using DMA? (DMAT in CR3)
- Parity Check? (PCE/PS in CR1)
- Configure Baud Rate (USART\_BRR)
- First transmission (Set TE in CR1)
- 11130 (101131111331011 (300 12 11
- Write data to send (DR)
- Repeat writing data to send (DR)
- For ending the transmission, wait until the last frame is complete (when TC=1)

#### Receiver

- · Configure the GPIO
  - AF mode, fast speed
- Enable the USART (Set UE in CR1)
- Define word length (M bit in CR1)
- Program the stop bits (CR2)
- Using DMA? (DMAR in CR3)
- Parity Check?(PCE/PS in CR1)
- Configure Baud Rate (USART BRR)
- Begin waiting for start bit (Set RE in CR1)
- If RXNE is set, then the data has been received and can be read
- Interrupt if RXNEIE bit is set

Microprocessors and Assembly

# Error calculation for programmed baud rates at $f_{PCLK} = 8$ MHz or $f_{PCLK} = 12$ MHz, oversampling by 16

|      | Oversampling by 16 (OVER8=0) |              |                                                                                       |      |                            |                                                     |         |  |  |  |  |  |
|------|------------------------------|--------------|---------------------------------------------------------------------------------------|------|----------------------------|-----------------------------------------------------|---------|--|--|--|--|--|
| Ва   | ud rate7                     |              | f <sub>PCLK</sub> = 8 MH                                                              | z    | f <sub>PCLK</sub> = 12 MHz |                                                     |         |  |  |  |  |  |
| S.No | Desired                      | Actual       | Actual Value % Erro<br>(Calcula<br>in the baud Desired) E<br>rate register Desired if |      | Actual                     | Value<br>programmed<br>in the baud<br>rate register | % Error |  |  |  |  |  |
| 1    | 1.2 KBps                     | 1.2 KBps     | 416.6875                                                                              | 0    | 1.2 KBps                   | 625                                                 | 0       |  |  |  |  |  |
| 2    | 2.4 KBps                     | 2.4 KBps     | 208.3125                                                                              | 0.01 | 2.4 KBps                   | 312.5                                               | 0       |  |  |  |  |  |
| 3    | 9.6 KBps                     | 9.604 KBps   | 52.0625                                                                               | 0.04 | 9.6 KBps                   | 78.125                                              | 0       |  |  |  |  |  |
| 4    | 19.2 KBps                    | 19.185 KBps  | 26.0625                                                                               | 0.08 | 19.2 KBps                  | 39.0625                                             | 0       |  |  |  |  |  |
| 5    | 38.4 KBps                    | 38.462 KBps  | 13                                                                                    | 0.16 | 38.339 KBps                | 19.5625                                             | 0.16    |  |  |  |  |  |
| 6    | 57.6 KBps                    | 57.554 KBps  | 8.6875                                                                                | 0.08 | 57.692 KBps                | 13                                                  | 0.16    |  |  |  |  |  |
| 7    | 115.2 KBps                   | 115.942 KBps | 4.3125                                                                                | 0.64 | 115.385 KBps               | 6.5                                                 | 0.16    |  |  |  |  |  |
| 8    | 230.4 KBps                   | 228.571 KBps | 2.1875                                                                                | 0.79 | 230.769 KBps               | 3.25                                                | 0.16    |  |  |  |  |  |
| 9    | 460.8 KBps                   | 470.588 KBps | 1.0625                                                                                | 2.12 | 461.538 KBps               | 1.625                                               | 0.16    |  |  |  |  |  |
| 10   | 921.6 KBps                   | NA           | NA                                                                                    | NA   | NA                         | NA                                                  | NA      |  |  |  |  |  |
| 11   | 2 MBps                       | NA           | NA                                                                                    | NA   | NA                         | NA                                                  | NA      |  |  |  |  |  |
| 12   | 3 MBps                       | NA           | NA                                                                                    | NA   | NA                         | NA                                                  | NA      |  |  |  |  |  |

Microprocessors and Assembly

22

#### **USART Control Register 1 (USART CR1)**

|   | 31       | 30       | 29 | 28 | 27   | 26  | 25 | 24   | 23    | 22   | 21     | 20     | 19 | 18 | 17  | 16  |
|---|----------|----------|----|----|------|-----|----|------|-------|------|--------|--------|----|----|-----|-----|
| I | Reserved |          |    |    |      |     |    |      |       |      |        |        |    |    |     |     |
|   | 15       | 14       | 13 | 12 | 11   | 10  | 9  | 8    | 7     | 6    | 5      | 4      | 3  | 2  | 1   | 0   |
| I | OVER8    | Reserved | UE | М  | WAKE | PCE | PS | PEIE | TXEIE | TCIE | RXNEIE | IDLEIE | TE | RE | RWU | SBK |
| Ī | rw       | Res.     | rw | rw | rw   | rw  | rw | rw   | rw    | rw   | rw     | rw     | rw | rw | rw  | rw  |

OVER8: 0 oversampling by 16/; 1 oversampling by 8

UE: Write 1 to enable

M: Word length, 0: 8 data bits; 1: 9 data bits

• WAKE: Wakeup method

PCE: Parity enabled with 1

PS: Odd parity with 1, even parity with 0

TE: Transmitter enable

RE: Receiver enable

Microprocessors and Assembly

#### USART Control Register 2 and 3 (USART CR2/3)

| 31   | 30       | 29        | 28 | 27    | 26   | 25   | 24   | 23   | 22    | 21   | 20   | 19       | 18 | 17    | 16 |
|------|----------|-----------|----|-------|------|------|------|------|-------|------|------|----------|----|-------|----|
|      | Reserved |           |    |       |      |      |      |      |       |      |      |          |    |       |    |
| 15   | 14       | 13        | 12 | 11    | 10   | 9    | 8    | 7    | 6     | 5    | 4    | 3        | 2  | 1     | 0  |
| Res. | LINEN    | STOP[1:0] |    | CLKEN | CPOL | CPHA | LBCL | Res. | LBDIE | LBDL | Res. | ADD[3:0] |    | [3:0] |    |
| Hes. | rw       | rw        | rw | rw    | rw   | rw   | rw   |      | rw    | rw   | rw   | rw       | rw | rw    | rw |

- STOP: STOP bits:
  - 00 1 Stop bit; 01 0.5 Stop bit; 10 2 Stop bits 11 1.5 Stop bit

| 3  | 1        | 30 | 29 | 28 | 27     | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19    | 18   | 17   | 16  |
|----|----------|----|----|----|--------|-------|------|------|------|------|------|------|-------|------|------|-----|
|    | Reserved |    |    |    |        |       |      |      |      |      |      |      |       |      |      |     |
| 18 | 5        | 14 | 13 | 12 | 11     | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3     | 2    | 1    | 0   |
|    | Reserved |    |    |    | ONEBIT | CTSIE | CTSE | RTSE | DMAT | DMAR | SCEN | NACK | HDSEL | IRLP | IREN | EIE |
|    |          |    |    |    | rw     | rw    | rw   | rw   | rw   | rw   | rw   | rw   | rw    | rw   | rw   | rw  |

- ONEBIT: Sample method
  - 0: Three sample bit method; 1: One sample bit method
- DMAT: DMA enable transmitter
- DMAR: DMA enable Receiver

Microprocessors and Assembly

24

#### Baud Rate Register (USART\_BRR)



- DIV Mantissa[11:0]
  - Mantissa for the USART Divider
- DIV\_Fraction[3:0]
  - Fraction of USART Divider
  - When OVER8 is set, DIV\_Fraction3 bit is not considered and must be cleared
- USARTDIV = DIV\_Mantissa + DIV\_FRACTION/(8 × (2-OVER8))

Microprocessors and Assembly

#### Data Register

- DR[8:0]: Data value
  - The data to be transmitted or the data received, depending on whether it is read from or written to



- The TDR register provides the parallel interface between the internal bus and the output shift register .
- The RDR register provides the parallel interface between the input shift register and the internal bus.

Microprocessors and Assembly

26

#### **USART Status Register (USART\_SR)**



- TXE: Transmit data register empty
- TC: Transmission complete.
- RXNE: Read data register not empty
- IDLE: IDLE line detected
- ORE: Receive overrun. Received data has overwritten previous data in receive buffer
- NF: Noise flag. Receiver data bit samples don't agree.
- FE: Framing error. Received 0 for a stop bit, expected 1.
- PE: Parity error. Incorrect parity received.

Microprocessors and Assembly

#### Software for Polled Serial Comm.

```
void usart2_init(uint32_t pclk, uint32_t baudrate) {
    uint32 t temp =
                         0x00:
    uint32_t integer = 0x00;
    uint32_t fraction= 0x00;
    integer = ((25*pclk*1000000)/(4*baudrate));
temp = (integer/100)<<4;</pre>
    fraction = integer-(100*(temp>>4));
    temp |= ((((fraction*16)+50)/100))&((uint8_t) 0x0F);
    RCC->AHB1ENR |= RCC AHB1ENR GPIOAEN;
    RCC->APB1ENR |= RCC_APB1ENR_USART2EN;
    GPIOA->MODER |= GPIO_MODER_MODER2_1;//Pin2 mode AF
    //GPIOA->PUPDR|=GPIO PUPDR PUPDR2 0;//Pull up
    GPIOA->OSPEEDR|= GPIO OSPEEDER OSPEEDR2 1;
    GPIOA->AFR[0]|= 0x00000700;//Set the AF to AF7(USART1~3);
    SET_BIT(RCC->AHB1RSTR,RCC_APB1RSTR_USART2RST);
    CLEAR BIT (RCC->AHB1RSTR,RCC APB1RSTR USART2RST);
    USART2->CR1 |= USART_CR1_UE;
    USART2->BRR = temp;
    USART2->CR1 |= USART_CR1_TE;
                             Microprocessors and Assembly
```

#### Software for Polled Serial Comm.

#### Interrupt-Driven Serial Communication

- Use interrupts
- First, initialize peripheral to generate interrupts
- Second, create single ISR with three sections corresponding to the cause of interrupt
  - Transmitter
  - Receiver
  - Error

Microprocessors and Assembly

30

#### **USART Control Register 1 (USART CR1)**

|   | 31       | 30       | 29 | 28 | 27   | 26  | 25 | 24   | 23    | 22   | 21     | 20     | 19 | 18 | 17  | 16  |
|---|----------|----------|----|----|------|-----|----|------|-------|------|--------|--------|----|----|-----|-----|
|   | Reserved |          |    |    |      |     |    |      |       |      |        |        |    |    |     |     |
|   | 15       | 14       | 13 | 12 | 11   | 10  | 9  | 8    | 7     | 6    | 5      | 4      | 3  | 2  | 1   | 0   |
|   | OVER8    | Reserved | UE | М  | WAKE | PCE | PS | PEIE | TXEIE | TCIE | RXNEIE | IDLEIE | TE | RE | RWU | SBK |
| 1 | rw       | Res.     | rw | rw | rw   | rw  | rw | rw   | rw    | rw   | rw     | rw     | rw | rw | rw  | rw  |

- TCIE: Transmission complete interrupt enable
- RXNEIE: RXNE interrupt enable, this means whenever overrun error or read data register is not empty (ORE=1 or RXNE=1), it will assert the interrupt.

Microprocessors and Assembly

#### Interrupt Initialization (transmitter)

```
void Init_UART2(uint32_t pclk,uint32_t baud_rate) {
    ...
    NVIC_SetPriority(USART2_IRQn, 0);
    NVIC_ClearPendingIRQ(USART2_IRQn);
    NVIC_EnableIRQ(USART2_IRQn);

    USART2->CR1 |= USART_CR1_TCIE;
    ...
}
```

Microprocessors and Assembly

22

#### Interrupt Handler

Transmitter

```
void UART2_IRQHandler(void) {
   NVIC_ClearPendingIRQ(USART2_IRQn);
   usart2_send(echo-1);
   ...
}
```

Receiver

```
void UART2_IRQHandler(void) {
    ...
    if (READ_BIT(USART2->SR, USART_SR_RXNE)) {
        // received a character
    }
}
```

Microprocessors and Assembly

#### Interrupt Handler: Error Cases

Microprocessors and Assembly

2.4

# Example Application: SIM800 GSM Module

- Can transmit Voice, SMS, USSD, and data information
- Embedded TCP/UDP protocol
- Many interfaces including serial
- AT cellular command interface



#### Example AT commands:

- ATA: Answer an Incoming Call.
- AT+GSN: Request TA Serial Number Identification (IMEI)
- AT+CMGS: Send SMS Message

Microprocessors and Assembly

#### **USB** to **UART** Interface

- PCs haven't had external asynchronous serial interfaces for a while, so how do we communicate with a UART?
- USB to UART interface
  - USB connection to PC
  - Logic level (0-3.3V) to microcontroller's UART (not RS232 voltage levels)





#### Example chips/modules:

- FT232
- PL2303
- CP2101

Microprocessors and Assembly

36

#### Building on Asynchronous Comm.

#### Problem #1

• Logic-level signals (0 to 1.65 V, 1.65 V to 3.3 V) are sensitive to noise and signal degradation

#### Problem #2

- Point-to-point topology does not support a large number of nodes well
  - Need a dedicated wire to send information from one device to another
  - Need a UART channel for each device the MCU needs to talk to
  - Single transmitter, single receiver per data wire

Microprocessors and Assembly





#### Solutions to Poor Scaling

#### **Approaches**

- Allow one transmitter to drive multiple receivers (multi-drop)
- Connect many transmitters and receivers to same data line (multipoint network).
  - Need to add a medium access control (MAC) technique so all nodes can share the wire

#### **Example Protocols**

- RS-232: higher voltages, point-to-point
- RS-422: higher voltages, differential data transmission, multi-drop
- RS-485: higher voltages, multi-point

Microprocessors and Assembly

40

#### RS232 Standard

- Developed in 1960 and updated in 1969
- Logic 1: -3 to -25 volt
- Logic 0:3 to 25 volt
- MAX232 converts signals from TTL level to RS232 level
- The baud rate of both sides must match
- PC standard baud rates
  - 2400-4800-9600-14400-19200-28800-33600-57600-115200



| Pin | Description               |
|-----|---------------------------|
| 1   | Data carrier detect (DCD) |
| 2   | Received data (RxD)       |
| 3   | Transmitted data (TxD)    |
| 4   | Data terminal ready (DTR) |
| 5   | Signal ground (GND)       |
| 6   | Data set ready (DSR)      |
| 7   | Request to send (RTS)     |
| 8   | Clear to send (CTS)       |
| 9   | Ring indicator (RI)       |

Microprocessors and Assembly





#### Example

- Set up the timer TIM2 channel 2 to trigger ADC1 to convert the analog input channel 0.
- The output of the ADC1 is transferred to the buffer in memory by DMA
- Once the buffer if full, the DMA is stopped
- That data are converted to decimal ASCII numbers and sent to USART2 to be displayed on the console
- A global variable, done, is used by the DMA transfer complete interrupt handler to signal the other part of the program that a buffer full of data conversion is done

Microprocessors and Assembly

```
#include "stm32f4xx.h"
#include "stdio.h"
#define ADCBUFSIZE 64
void USART2_init (void);  /* Initialize UART pins, Baudrate */
                                /* Initialize DMA2 controller */
void DMA2_StreamO_setup(unsigned int src, unsigned int dst, int len); /* set up a DMA transfer for ADC1 */
void TM2 init(void); /* initialize TIM2 */
void ADC1_init(void); /* setup ADC */
int done = 1;
int main(void) {
    char* p;
    USART2 init();
    TIM2 init();
    ADC1_init();
                                    /* clear done flag */
         cone = 0,
/* start a DMA of ADC data transfer */
DMA2_Stream0_setup((uint32_t)adcbuf, (uint32_t)&(ADC1->DR), ADCBUFSIZE);
while (done == 0) {} /* wait for ADC DMA transfer complete */
         /* convert the ADC data into decimal ASCII numbers for display */
         p = uartbuf;
         for (i = 0; i < ADCBUFSIZE; i++) {
             sprintf(p, "%3d ", adcbuf[i]);
         /* send the ADC numbers through USART2 to the console terminal */
         for (i = 0; i < p - uartbuf; i++)
             while (!(USART2->SR & 0x40)) {}
USART2->DR = uartbuf[i];
                                              Microprocessors and Assembly
                                                                                                                       45
```

```
Initialize ADC
      ADC1 is configured to do 8-bit data conversion and triggered by
the rising edge of timer TIM2 channel 2 output.
void ADC1_init(void) {
      RCC->AHB1ENR |= 1;
GPIOA->MODER |= 3;
                                                        /* enable GPIOA clock */
/* PAO analog */
      RCC->APB2ENR I = 0 \times 0100:
                                                        /* enable ADC1 clock */
/* 8-bit conversion */
      ADC1->CR1 = 0x2000000;

ADC1->CR2 = 0x13000000;

ADC1->CR2 = 0x400;
                                                        /* exten rising edge, extsel 3 = tim2.2 */
/* enable setting EOC bit after each conversion */
/* enable ADC1 */
      ADC1->CR2 |= 1;
     Initialize TIM2
      Timer TIM2 channel 2 is configured to generate FWM at 1 kHz. The output of the timer signal is used to trigger ADC conversion.
void TIM2_init(void) {
      RCC->AHB1ENR |= 2;
GPIOB->MODER |= 0x80;
                                                         /* enable GPIOB clock */
                                                         /* PB3 timer2.2 out */
      GPIOB->AFR[0] \mid = 0 \times 1000;
                                                         /* set pin for timer output mode */
/* enable TIM2 clock */
      RCC->APB1ENR |= 1;
      TIM2->PSC = 160 - 1;
TIM2->ARR = 100 - 1;
                                                        /* divided by 160 */
/* divided by 100, sample at 1 kHz */
      TIM2->CNT = 0;
      TIM2 \rightarrow CNT = 0;

TIM2 \rightarrow CCMR1 = 0x6800;

TIM2 \rightarrow CCER = 0x10;

TIM2 \rightarrow CCR2 = 50 - 1;
                                                        /* pwm1 mode, preload enable */
/* ch2 enable */
/* Initialize DMA2 controller
      DMA2 controller's clock is enabled and also the DMA interrupt is
      enabled in NVIC.
void DMA2_init(void) {
   RCC->AHB1ENR |= 0x00400000;
                                                          /* DMA2 controller clock enable */
       \begin{tabular}{ll} DMA2->HIFCR = 0x003F; & /* clear all interrupt flags of Stream 0 */ NVIC EnableIRQ(DMA2 Stream0 IRQn); /* DMA interrupt enable at NVIC */ \\ \end{tabular} 
                                                                 Microprocessors and Assembly
                                                                                                                                                                        46
```

```
Set up a DMA transfer for ADC
    The ADC1 is connected to DMA2 Stream 0. This function sets up the
    peripheral register address, memory address, number of transfers,
    data size, transfer direction, and DMA interrupts are enabled. At the end, the DMA controller is enabled, the ADC conversion
    complete is used to trigger DMA data transfer, and the timer
    used to trigger ADC is enabled.
DMA2_Stream0->PAR = dst;
    DMA2_Stream0->MOAR = src;
DMA2_Stream0->NDTR = len;
    DMA2 Stream0->CR = 0x00000000; /* ADC1 0 on DMA2 Stream0 Channel 0 */
    DMA2 StreamO-XCR = 0x0000400; /* data size byte, mem incr, peripheral-to-mem */
DMA2 StreamO-XCR = 0x16; /* enable interrupts DMA IT TC | DMA IT TE | DMA IT DME */
                                       /* direct mode, no FIFO */
/* enable DMA2 Stream 0 */
     DMA2_Stream0->FCR = 0;
    DMA2 Stream0->CR |= 1;
    ADC1->CR2 |= 0x0100;
TIM2->CR1 = 1;
                                        /* enable ADC conversion complete DMA data transfer */
                                         /* enable timer2 */
/* DMA2 Stream0 interrupt handler
    This function handles the interrupts from DMA2 controller StreamO. The error interrupts
    have a placeholder for error handling code. If the interrupt is from DMA data transfer complete, the DMA controller is disabled, the interrupt flags are
     cleared, the ADC conversion complete DMA trigger is turned off and the timer
    that triggers ADC conversion is turned off too.
void DMA2 Stream0 IROHandler(void)
    if (DMA2->HISR & 0x000C)
                                         /* if an error occurred */
         while(1) {}
                                         /* substitute this by error handling */
    DMA2_Stream0->CR = 0;
                                         /* disable DMA2 Stream 0 */
                                         /* clear DMA2 interrupt flags */
    DMA2->LIFCR = 0x003F;
ADC1->CR2 &= ~0x0100;
                                         /* disable ADC conversion complete DMA */
    TIM2->CR1 &= ~1:
                                         /* disable timer2 */
                                              Microprocessors and Assembly
                                                                                                                       47
    done = 1;
```